Renesas M16C/6NK Información técnica Pagina 61

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 412
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 60
Rev.2.10 Apr 14, 2006 page 37 of 378
REJ09B0124-0210
M16C/6N Group (M16C/6NK, M16C/6NM) 5. Resets
Figure 5.3 CPU Register Status After Reset
0000h
0000h
0000h
b15 b0
Static Base Register (SB)
User Stack Pointer (USP)
Interrupt Stack Pointer (ISP)
b19
00000h
b0
Interrupt Table Register (INTB)
Content of addresses FFFFEh to FFFFCh
Program Counter (PC)
b15 b0
0000h
0000h
0000h
0000h
0000h
0000h
0000h
Data Register (R0)
Data Register (R1)
Data Register (R2)
Data Register (R3)
Address Register (A0)
Address Register (A1)
Frame Base Register (FB)
b15 b0
b15 b0
0000h
Flag Register (FLG)
IPL U I O B S Z D C
b7b8
5.2 Software Reset
The MCU resets pins, the CPU and SFR when the PM03 bit in the PM0 register is set to 1 (MCU reset).
Then the MCU executes the program in an address determined by the reset vector.
Set the PM03 bit to 1 while the main clock is selected as the CPU clock and the main clock oscillation is stable.
In the software reset, the MCU does not reset a part of the SFR. Refer to 4. Special Function Registers
(SFRs) for details.
Processor mode remains unchanged since bits PM01 to PM00 in the PM0 register are not reset.
5.3 Watchdog Timer Reset
The MCU resets pins, the CPU and SFR when the PM12 bit in the PM1 register is set to 1 (reset when
watchdog timer underflows) and the watchdog timer underflows. Then the MCU executes the program in an
address determined by the reset vector.
In the watchdog timer reset, the MCU does not reset a part of the SFR. Refer to 4. Special Function
Registers (SFRs) for details.
Processor mode remains unchanged since bits PM01 to PM00 in the PM0 register are not reset.
5.4 Oscillation Stop Detection Reset
The MCU resets and stops pins, the CPU and SFR when the CM27 bit in the CM2 register is 0 (reset at
oscillation stop, re-oscillation detection), if it detects main clock oscillation circuit stop. Refer to 8.5 Oscillation
Stop and Re-Oscillation Detection Function for details.
In the oscillation stop detection reset, the MCU does not reset a part of the SFR. Refer to 4. Special Function
Registers (SFRs) for details.
Processor mode remains unchanged since bits PM01 to PM00 in the PM0 register are not reset.
5.5 Internal Space
Figure 5.3 shows CPU Register Status After Reset. Refer to 4. Special Function Registers (SFRs) for
SFR states after reset.
Vista de pagina 60
1 2 ... 56 57 58 59 60 61 62 63 64 65 66 ... 411 412

Comentarios a estos manuales

Sin comentarios